mirror of
https://github.com/portapack-mayhem/mayhem-firmware.git
synced 2024-12-23 16:37:43 +00:00
268 lines
10 KiB
C
Executable File
268 lines
10 KiB
C
Executable File
/*
|
|
SPC5 HAL - Copyright (C) 2013 STMicroelectronics
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
you may not use this file except in compliance with the License.
|
|
You may obtain a copy of the License at
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
See the License for the specific language governing permissions and
|
|
limitations under the License.
|
|
*/
|
|
|
|
/**
|
|
* @file SPC563Mxx/hal_lld.h
|
|
* @brief SPC563Mxx HAL subsystem low level driver header.
|
|
* @pre This module requires the following macros to be defined in the
|
|
* @p board.h file:
|
|
* - SPC5_XOSC_CLK.
|
|
* .
|
|
*
|
|
* @addtogroup HAL
|
|
* @{
|
|
*/
|
|
|
|
#ifndef _HAL_LLD_H_
|
|
#define _HAL_LLD_H_
|
|
|
|
#include "xpc563m.h"
|
|
#include "spc563m_registry.h"
|
|
|
|
/*===========================================================================*/
|
|
/* Driver constants. */
|
|
/*===========================================================================*/
|
|
|
|
/**
|
|
* @brief Defines the support for realtime counters in the HAL.
|
|
*/
|
|
#define HAL_IMPLEMENTS_COUNTERS FALSE
|
|
|
|
/**
|
|
* @brief Platform name.
|
|
*/
|
|
#define PLATFORM_NAME "SPC563Mxx Powertrain"
|
|
|
|
/**
|
|
* @name ESYNCR2 register definitions
|
|
* @{
|
|
*/
|
|
#define SPC5_RFD_DIV2 0 /**< Divide VCO frequency by 2. */
|
|
#define SPC5_RFD_DIV4 1 /**< Divide VCO frequency by 4. */
|
|
#define SPC5_RFD_DIV8 2 /**< Divide VCO frequency by 8. */
|
|
#define SPC5_RFD_DIV16 3 /**< Divide VCO frequency by 16.*/
|
|
/** @} */
|
|
|
|
/**
|
|
* @name BIUCR register definitions
|
|
* @{
|
|
*/
|
|
#define BIUCR_BANK1_TOO 0x01000000 /**< Use settings for bank1 too.*/
|
|
#define BIUCR_MASTER7_PREFETCH 0x00800000 /**< Enable master 7 prefetch. */
|
|
#define BIUCR_MASTER6_PREFETCH 0x00400000 /**< Enable master 6 prefetch. */
|
|
#define BIUCR_MASTER5_PREFETCH 0x00200000 /**< Enable master 5 prefetch. */
|
|
#define BIUCR_MASTER4_PREFETCH 0x00100000 /**< Enable master 4 prefetch. */
|
|
#define BIUCR_MASTER3_PREFETCH 0x00080000 /**< Enable master 3 prefetch. */
|
|
#define BIUCR_MASTER2_PREFETCH 0x00040000 /**< Enable master 2 prefetch. */
|
|
#define BIUCR_MASTER1_PREFETCH 0x00020000 /**< Enable master 1 prefetch. */
|
|
#define BIUCR_MASTER0_PREFETCH 0x00010000 /**< Enable master 0 prefetch. */
|
|
#define BIUCR_APC_MASK 0x0000E000 /**< APC field mask. */
|
|
#define BIUCR_APC_0 (0 << 13) /**< No additional hold cycles. */
|
|
#define BIUCR_APC_1 (1 << 13) /**< 1 additional hold cycle. */
|
|
#define BIUCR_APC_2 (2 << 13) /**< 2 additional hold cycles. */
|
|
#define BIUCR_APC_3 (3 << 13) /**< 3 additional hold cycles. */
|
|
#define BIUCR_APC_4 (4 << 13) /**< 4 additional hold cycles. */
|
|
#define BIUCR_APC_5 (5 << 13) /**< 5 additional hold cycles. */
|
|
#define BIUCR_APC_6 (6 << 13) /**< 6 additional hold cycles. */
|
|
#define BIUCR_WWSC_MASK 0x00001800 /**< WWSC field mask. */
|
|
#define BIUCR_WWSC_0 (0 << 11) /**< No write wait states. */
|
|
#define BIUCR_WWSC_1 (1 << 11) /**< 1 write wait state. */
|
|
#define BIUCR_WWSC_2 (2 << 11) /**< 2 write wait states. */
|
|
#define BIUCR_WWSC_3 (3 << 11) /**< 3 write wait states. */
|
|
#define BIUCR_RWSC_MASK 0x00001800 /**< RWSC field mask. */
|
|
#define BIUCR_RWSC_0 (0 << 8) /**< No read wait states. */
|
|
#define BIUCR_RWSC_1 (1 << 8) /**< 1 read wait state. */
|
|
#define BIUCR_RWSC_2 (2 << 8) /**< 2 read wait states. */
|
|
#define BIUCR_RWSC_3 (3 << 8) /**< 3 read wait states. */
|
|
#define BIUCR_RWSC_4 (4 << 8) /**< 4 read wait states. */
|
|
#define BIUCR_RWSC_5 (5 << 8) /**< 5 read wait states. */
|
|
#define BIUCR_RWSC_6 (6 << 8) /**< 6 read wait states. */
|
|
#define BIUCR_RWSC_7 (7 << 8) /**< 7 read wait states. */
|
|
#define BIUCR_DPFEN 0x00000040 /**< Data prefetch enable. */
|
|
#define BIUCR_IPFEN 0x00000010 /**< Instr. prefetch enable. */
|
|
#define BIUCR_PFLIM_MASK 0x00000060 /**< PFLIM field mask. */
|
|
#define BIUCR_PFLIM_NO (0 << 1) /**< No prefetching. */
|
|
#define BIUCR_PFLIM_ON_MISS (1 << 1) /**< Prefetch on miss. */
|
|
#define BIUCR_PFLIM_ON_HITMISS (2 << 1) /**< Prefetch on hit and miss. */
|
|
#define BIUCR_BFEN 0x00000001 /**< Flash buffering enable. */
|
|
/** @} */
|
|
|
|
/*===========================================================================*/
|
|
/* Driver pre-compile time settings. */
|
|
/*===========================================================================*/
|
|
|
|
/**
|
|
* @brief Disables the clocks initialization in the HAL.
|
|
*/
|
|
#if !defined(SPC5_NO_INIT) || defined(__DOXYGEN__)
|
|
#define SPC5_NO_INIT FALSE
|
|
#endif
|
|
|
|
/**
|
|
* @brief Clock bypass.
|
|
* @note If set to @p TRUE then the PLL is not started and initialized, the
|
|
* external clock is used as-is and the other clock-related settings
|
|
* are ignored.
|
|
*/
|
|
#if !defined(SPC5_CLK_BYPASS) || defined(__DOXYGEN__)
|
|
#define SPC5_CLK_BYPASS FALSE
|
|
#endif
|
|
|
|
/**
|
|
* @brief Disables the overclock checks.
|
|
*/
|
|
#if !defined(SPC5_ALLOW_OVERCLOCK) || defined(__DOXYGEN__)
|
|
#define SPC5_ALLOW_OVERCLOCK FALSE
|
|
#endif
|
|
|
|
/**
|
|
* @brief External clock pre-divider.
|
|
* @note Must be in range 1...15.
|
|
*/
|
|
#if !defined(SPC5_CLK_PREDIV_VALUE) || defined(__DOXYGEN__)
|
|
#define SPC5_CLK_PREDIV_VALUE 2
|
|
#endif
|
|
|
|
/**
|
|
* @brief Multiplication factor divider.
|
|
* @note Must be in range 32...96.
|
|
*/
|
|
#if !defined(SPC5_CLK_MFD_VALUE) || defined(__DOXYGEN__)
|
|
#define SPC5_CLK_MFD_VALUE 80
|
|
#endif
|
|
|
|
/**
|
|
* @brief Reduced frequency divider.
|
|
*/
|
|
#if !defined(SPC5_CLK_RFD) || defined(__DOXYGEN__)
|
|
#define SPC5_CLK_RFD RFD_DIV4
|
|
#endif
|
|
|
|
/**
|
|
* @brief Flash buffer and prefetching settings.
|
|
* @note Please refer to the SPC563M64 reference manual about the meaning
|
|
* of the following bits, if in doubt DO NOT MODIFY IT.
|
|
* @note Do not specify the APC, WWSC, RWSC bits in this value because
|
|
* those are calculated from the system clock and ORed with this
|
|
* value.
|
|
*/
|
|
#if !defined(SPC5_FLASH_BIUCR) || defined(__DOXYGEN__)
|
|
#define SPC5_FLASH_BIUCR (BIUCR_BANK1_TOO | \
|
|
BIUCR_MASTER4_PREFETCH | \
|
|
BIUCR_MASTER0_PREFETCH | \
|
|
BIUCR_DPFEN | \
|
|
BIUCR_IPFEN | \
|
|
BIUCR_PFLIM_ON_MISS | \
|
|
BIUCR_BFEN)
|
|
#endif
|
|
|
|
/*===========================================================================*/
|
|
/* Derived constants and error checks. */
|
|
/*===========================================================================*/
|
|
|
|
/*
|
|
* Configuration-related checks.
|
|
*/
|
|
#if !defined(SPC563Mxx_MCUCONF)
|
|
#error "Using a wrong mcuconf.h file, SPC563Mxx_MCUCONF not defined"
|
|
#endif
|
|
|
|
#if (SPC5_CLK_PREDIV_VALUE < 1) || (SPC5_CLK_PREDIV_VALUE > 15)
|
|
#error "invalid SPC5_CLK_PREDIV_VALUE value specified"
|
|
#endif
|
|
|
|
#if (SPC5_CLK_MFD_VALUE < 32) || (SPC5_CLK_MFD_VALUE > 96)
|
|
#error "invalid SPC5_CLK_MFD_VALUE value specified"
|
|
#endif
|
|
|
|
#if (SPC5_CLK_RFD != SPC5_RFD_DIV2) && (SPC5_CLK_RFD != SPC5_RFD_DIV4) && \
|
|
(SPC5_CLK_RFD != SPC5_RFD_DIV8) && (SPC5_CLK_RFD != SPC5_RFD_DIV16)
|
|
#error "invalid SPC5_CLK_RFD value specified"
|
|
#endif
|
|
|
|
/**
|
|
* @brief PLL input divider.
|
|
*/
|
|
#define SPC5_CLK_PREDIV (SPC5_CLK_PREDIV_VALUE - 1)
|
|
|
|
/**
|
|
* @brief PLL multiplier.
|
|
*/
|
|
#define SPC5_CLK_MFD (SPC5_CLK_MFD_VALUE)
|
|
|
|
/**
|
|
* @brief PLL output clock.
|
|
*/
|
|
#define SPC5_PLLCLK ((SPC5_XOSC_CLK / SPC5_CLK_PREDIV_VALUE) * \
|
|
SPC5_CLK_MFD_VALUE)
|
|
|
|
#if (SPC5_PLLCLK < 256000000) || (SPC5_PLLCLK > 512000000)
|
|
#error "VCO frequency out of the acceptable range (256...512)"
|
|
#endif
|
|
|
|
/**
|
|
* @brief PLL output clock.
|
|
*/
|
|
#if !SPC5_CLK_BYPASS || defined(__DOXYGEN__)
|
|
#define SPC5_SYSCLK (SPC5_PLLCLK / (1 << (SPC5_CLK_RFD + 1)))
|
|
#else
|
|
#define SPC5_SYSCLK SPC5_XOSC_CLK
|
|
#endif
|
|
|
|
#if (SPC5_SYSCLK > 80000000) && !SPC5_ALLOW_OVERCLOCK
|
|
#error "System clock above maximum rated frequency (80MHz)"
|
|
#endif
|
|
|
|
/**
|
|
* @brief Flash wait states are a function of the system clock.
|
|
*/
|
|
#if (SPC5_SYSCLK <= 20000000) || defined(__DOXYGEN__)
|
|
#define SPC5_FLASH_WS (BIUCR_APC_0 | BIUCR_RWSC_0 | BIUCR_WWSC_1)
|
|
#elif SPC5_SYSCLK <= 40000000
|
|
#define SPC5_FLASH_WS (BIUCR_APC_1 | BIUCR_RWSC_1 | BIUCR_WWSC_1)
|
|
#elif SPC5_SYSCLK <= 64000000
|
|
#define SPC5_FLASH_WS (BIUCR_APC_2 | BIUCR_RWSC_2 | BIUCR_WWSC_1)
|
|
#else
|
|
#define SPC5_FLASH_WS (BIUCR_APC_3 | BIUCR_RWSC_3 | BIUCR_WWSC_1)
|
|
#endif
|
|
|
|
/*===========================================================================*/
|
|
/* Driver data structures and types. */
|
|
/*===========================================================================*/
|
|
|
|
/*===========================================================================*/
|
|
/* Driver macros. */
|
|
/*===========================================================================*/
|
|
|
|
/*===========================================================================*/
|
|
/* External declarations. */
|
|
/*===========================================================================*/
|
|
|
|
#include "spc5_edma.h"
|
|
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
void hal_lld_init(void);
|
|
void spc_clock_init(void);
|
|
#ifdef __cplusplus
|
|
}
|
|
#endif
|
|
|
|
#endif /* _HAL_LLD_H_ */
|
|
|
|
/** @} */
|